| Name:                                         | ID#                   |  |  |  |
|-----------------------------------------------|-----------------------|--|--|--|
| Date Submitted: La                            | ab Section #          |  |  |  |
| CSE 2441 – Introduction to Digital Log        | ic Fall Semester 2014 |  |  |  |
| Lab Number 4 – Introduction to the Altera DE1 |                       |  |  |  |
| 100 Points                                    |                       |  |  |  |
| To be performed September 25-26, 2014         |                       |  |  |  |

#### INTRODUCTION TO THE ALTERA DE1 DEVELOPMENT AND EDUCATION BOARD

## (100 POINTS)

**PURPOSE and OUTCOME:** To give you experience using the basic features of the DE1 and programming the on-board Cyclone II field programmable gate array (FPGA). Once you've successfully completed the exercises below, you will be able to implement and test basic digital logic circuits on the DE1.

#### **BASIC DE1 FEATURES**

The DE1 Development and Education Board is suitable for use in undergraduate teaching laboratories, yet it is powerful enough for prototyping of complex designs. An image of the DE1 is shown below in Figure 1. Features of the DE1 include the following.

- Cyclone II EP2C20F484C7 field programmable gate array
- Ten data switches (SW0-SW9)
- Four debounced pushbutton switches (KEY0-KEY3)
- Ten red LED displays (LEDR0-LEDR9)
- Eight green LED displays (LEDG0-LEDG7)
- Four 7-segment LED displays (HEX0-HEX3)
- RUN/PROG switch
- ON/OFF switch
- Power port
- USB/MIC/LINE-IN/LINE-OUT/VGA/RS-232/PS2/BNC I/O ports
- Two header blocks
- SD memory card slot
- SDRAM/SRAM/Flash on-board memory chips



Figure 1. DE1 Layout.

#### **BASIC OPERATION AND PROGRAMMING OF THE DE1**

Run the Power-On test that is preprogrammed in to the on-board Cyclone II FPGA.

- 1. Plug the power supply in to an AC outlet and then in to the DE1 power port.
- 2. Connect the DE1 to your laboratory computer using a USB cable.
- 3. Place the RUN/PROM switch in the RUN position.
- 4. Press the red Power button to turn on the DE1.
- 5. A correctly functioning DE1 will now be displaying the following.
  - Blue Power LED will be on
  - The hexadecimal characters will be cycling over and over on the 7-segment displays
  - The red and green LEDs will be flashing.

This test will run every time the DE1 is powered on unless the test program has been erased.

The Cyclone II FPGA must be configured or "programmed" before it can perform or implement the desired functionality. Programming an FPGA is the equivalent of interconnecting gates and flip flops with wires or a printed circuit. But, as you will learn, much easier and faster.

Programming the Cyclone II is done using tools provided in Quartus II. So programming is an extension of the design flow that you've been following in previous exercises as follows.

- 1. Capture, or enter, your circuit design using Quartus II. This can be a circuit diagram or HDL (VHDL or Verilog) code.
- 2. Compile your design.
- 3. Verify your design using Qsim or another simulator.
- 4. Assign the input/output nodes of your design to specific pins on the FPGA. This can be done using the Quartus II Assignment Editor.
- 5. Recompile your design so that the input/output assignments will be incorporated.
- 6. Download or program the Cyclone II with your design using the Quartus II Programmer tool.
- 7. Test your design using the DE1 input switches and output LEDs.

#### **USING THE DE1 – GUIDED TOUR**

In this section, you will be guided through these steps for the circuit shown below in Figure 2. You may recognize that this is the same circuit that you captured in Laboratory Exercise 2 when learning to use Quartus II.



Figure 2. DE1 Guided Tour Exercise Schematic Diagram.

- 1. Capture the circuit schematic using Quartus II or reuse your .bdf file from lab2. Make sure that the Cyclone II family and EP2C20F484C7 device have been selected.
- 2. Compile your design.
- 3. Verify your design using Qsim.
- 4. The circuit inputs A,B,C,D and output f must be assigned to specific switches and LEDs on the DE-1 in order for the Programmer to properly make the connections to the Cyclone II FPGA device. Use the assignments below for this design. See appendix A for the pin assignments for all of the DE-1 I/O switches and LEDs.

| A (SW3) -> PIN_V12  | Aout (LEDR3) -> PIN_Y19 |
|---------------------|-------------------------|
| B (SW2) -> PIN_M22  | Bout (LEDR2) -> PIN_U19 |
| C (SW1) -> PIN_L21  | Cout (LEDR1) -> PIN_R19 |
| D (SW0) -> PIN_L22  | Dout (LEDR0) -> PIN_R20 |
| f (LEDG0 -> PIN U22 | ,                       |

Use the Quartus II Assignments Editor to enter the assignments as illustrated below.

Select **Assignments > Assignment Editor** from the Quartus II memu which will take you to the following window.



All should be selected in the Category drop-down menu.

Now enter the pin assignments by filling the *To, Assignment Value*, and *Value* columns. This will produce the following window. Save the assignment using *File > Save*.



- 5. Recompile your design to incorporate the pin assignments.
- Program the Cyclone II with your design using the Quartus II Programmer tool as illustrated below. JTAG programming will be used, so make sure the RUN/PROG switch on the DE1 is still in the RUN position.

Begin programming by selecting **Tools > Programmer** from the Quartus II menu. This will display the following window.



Select **USB-Blaster** in the **Hardware Setup** box if it's not all ready selected. Make sure **JTAG** is selected in the **Mode** box. The window should look like this.



Now click the *Start* button to begin programming. The box will display 100% (Successful) when done. Programming will only take a few seconds.

The Cyclone II FPGA on the DE1 is now programmed with the design and testing can begin.

7. Exaustively test your design on the DE-1 by successively entering the input patterns on SW3-SW0 and observing the responses on LEDG0.

| A (SW3)  | B (SW2)  | C (SW1)  | D (SW0)  | f (LEDG0) |
|----------|----------|----------|----------|-----------|
| 0 (down) | 0 (down) | 0 (down) | 0 (down) | On/Off    |
| 0 (down) | 0 (down) | 0 (down) | 1 (up)   | On/Off    |
| 0 (down) | 0 (down) | 1 (up)   | 0 (down) | On/Off    |
| 0 (down) | 0 (down) | 1 (up)   | 1 (up)   | On/Off    |
| 0 (down) | 1 (up)   | 0 (down) | 0 (down) | On/Off    |
| 0 (down) | 1 (up)   | 0 (down) | 1 (up)   | On/Off    |
| 0 (down) | 1 (up)   | 1 (up)   | 0 (down) | On/Off    |
| 0 (down) | 1 (up)   | 1 (up)   | 1 (up)   | On/Off    |
| 1 (up)   | 0 (down) | 0 (down) | 0 (down) | On/Off    |
| 1 (up)   | 0 (down) | 0 (down) | 1 (up)   | On/Off    |
| 1 (up)   | 0 (down) | 1 (up)   | 0 (down) | On/Off    |
| 1 (up)   | 0 (down) | 1 (up)   | 1 (up)   | On/Off    |
| 1 (up)   | 1 (up)   | 0 (down) | 0 (down) | On/Off    |
| 1 (up)   | 1 (up)   | 0 (down) | 1 (up)   | On/Off    |
| 1 (up)   | 1 (up)   | 1 (up)   | 0 (down) | On/Off    |
| 1 (up)   | 1 (up)   | 1 (up)   | 1 (up)   | On/Off    |

### USING THE DE1 - DO-IT-YOURSELF EXERCISE

Implement and test the full-adder circuit that you designed in Laboratory 1 on the DE1 following the steps from the guided tour. Employ exhaustive testing. Use the following DE1 pin assignments. See Figure 3 for the pin-outs.

| A (SW2) -> PIN_M22      | Aout (LEDR2) -> PIN_U19 |
|-------------------------|-------------------------|
| B (SW1) -> PIN_L21      | Bout (LEDR1) -> PIN_R19 |
| C (SW0) -> PIN_L22      | Cout (LERD0) -> PIN_R20 |
| S (LEDG0) -> PIN_U22    |                         |
| Cout (LEDG1) -> PIN_U21 |                         |



Figure 3. DE1 Do-It-Yourself Exercise Pin-Out Diagram.

## IMPLEMENTING YOUR FOUR-BIT ADDER/SUBTRACTOR

Implement the Adder/Subtractor that you designed in Laboratory 3 on the DE1. Use the following DE1 pin assignments corresponding to the pin-out diagram in Figure 4.

AddSub (SW8) -> PIN M1 AddSubout (LEDR8) -> PIN R18 A3 (SW7) -> PIN\_M2 A3out (LEDR7) -> PIN\_U18 A2 (SW6) -> PIN\_U11 A2out (LEDR6) -> PIN\_Y18 A1 (SW5) -> PIN\_U12 A1out (LEDR5) -> PIN\_V19 A0 (SW4) -> PIN\_W12 A0out (LEDR4) -> PIN\_T18 B3out (LEDR3) -> PIN Y19 B3 (SW3) -> PIN V12 B2 (SW2) -> PIN M22 B2out (LEDR2) -> PIN U19 B1 (SW1) -> PIN L21 B1out (LEDR1) -> PIN\_R19 B0 (SW0) -> PIN\_L22 B0out (LEDR0) -> PIN\_R20

R3 (LEDG3) -> PIN\_V21 R2 (LEDG2) -> PIN\_V22 R1 (LEDG1) -> PIN\_U21 R0 (LEDG0) -> PIN\_U22

Cout (LEDG7) -> PIN\_Y21 OVR (LEDG6) -> PIN\_Y22



Figure 4. Four-Bit Adder/Subtractor Pin-Out Diagram

Test your implementation with the inputs given in the following table.

| Α    | В    | R = A + B | OVR | Cout(C4) | R = A - B | OVR | Cout(C4) |
|------|------|-----------|-----|----------|-----------|-----|----------|
| 0101 | 0010 |           |     |          |           |     |          |
| 0101 | 1110 |           |     |          |           |     |          |
| 0101 | 0011 |           |     |          |           |     |          |
| 1011 | 1110 |           |     |          |           |     |          |
| 1101 | 1010 |           |     |          |           |     |          |
| 1011 | 0000 |           |     |          |           |     |          |

# APPENDIX A – DE1 I/O Pin Assignments

| Input Switches | LED Outputs     | Seven-Segment    |
|----------------|-----------------|------------------|
| SW0 - PIN_L22  | LEDR0 – PIN_R20 | HEX0(0) – PIN_J2 |
| SW1 – PIN_L21  | LEDR1 – PIN_R19 | HEX0(1) – PIN_J1 |
| SW2 – PIN_M22  | LEDR2 – PIN_U19 | HEX0(2) – PIN_H2 |
| SW3 – PIN_V12  | LEDR3 – PIN_Y19 | HEX0(3) – PIN_H1 |
| SW4 – PIN_W12  | LEDR4 – PIN_T18 | HEX0(4) – PIN_F2 |
| SW5 – PIN_U12  | LEDR5 – PIN_V19 | HEX0(5) – PIN_F1 |
| SW6 - PIN_U11  | LEDR6 – PIN_Y18 | HEX0(6) – PIN_E2 |
| SW7 – PIN_M2   | LEDR7 – PIN_U18 |                  |
| SW8 – PIN_M1   | LEDR8 – PIN_R18 | HEX1(0) – PIN_E1 |
| SW9 – PIN_L2   | LEDR9 – PIN_R17 | HEX1(1) – PIN_H6 |
|                |                 | HEX1(2) – PIN_H5 |
| KEY0 – PIN_R22 | LEDG0 – PIN_U22 | HEX1(3) – PIN_H4 |
| KEY1 – PIN_R21 | LEDG1 – PIN_U21 | HEX1(4) – PIN_G3 |
| KEY2 – PIN_T22 | LEDG2 – PIN_V22 | HEX1(5) – PIN_D2 |
| KEY3 – PIN_T21 | LEDG3 – PIN_V21 | HEX1(6) – PIN_D1 |
|                | LEDG4 – PIN_W22 |                  |
|                | LEDG5 – PIN_W21 | HEX2(0) – PIN_G5 |
|                | LEDG6 – PIN_Y22 | HEX2(1) – PIN_G6 |
|                | LEDG7 – PIN_Y21 | HEX2(2) – PIN_C2 |
|                |                 | HEX2(3) – PIN_C1 |
|                |                 | HEX2(4) – PIN_E3 |
|                |                 | HEX2(5) – PIN_E4 |
|                |                 | HEX2(6) – PIN_D3 |
|                |                 |                  |
|                |                 | HEX3(0) – PIN_F4 |
|                |                 | HEX3(1) – PIN_D5 |
|                |                 | HEX3(2) – PIN_D6 |
|                |                 | HEX3(3) – PIN_J4 |
|                |                 | HEX3(4) – PIN_L8 |
|                |                 | HEX3(5) – PIN_F3 |
|                |                 | HEX3(6) – PIN_D4 |